Senior Verification Engineer
IntelVirtual CanadaPosted 27 March 2026
Job Description
Job Details:
Job Description:
Intel is seeking a highly qualified candidate to join our ASIC design verification team in a dynamic and forward-thinking organization focused on next-generation semiconductor product development. Our team focuses on being nimble, adaptable, lean and efficient to drive cutting-edge, customer impacting technology development. We embrace innovative and efficient methodologies that drive at-scale product execution.
Advance your career with cutting-edge verification techniques including coverage-driven verification, formal methods, and performance analysis. Lead custom SystemVerilog/UVM development, master industry-standard EDA tools, architect verification strategies for complex ASICs, and mentor emerging talent while independently driving verification closure. Join our fast-paced semiconductor team where your technical leadership shapes next-generation chip development through comprehensive methodologies and innovative verification solutions. Transform challenging projects into career-defining achievements.
If you are passionate about building products faster and more efficiently than anyone else on the planet, we want you on our team.
Key Responsibilities:
Define Project Specific Verification Strategy: Defines and implement scalable and reusable verification plans, test benches, and the verification environments for blocks, subsystems, and SoCs. Ensure meeting the required coverage levels and conform to microarchitecture specifications.
Lead Verification Execution: Create detailed test plans and drives technical reviews with design and architecture teams to validate these plans and proofs.
Executes verification plan: Implement and run block/subsystem/cluster/soc simulation models to verify the design, analyze power and performance, and identify bugs.
Investigate and Resolve Bugs: Replicates, root causes, and debugs issues in the pre-silicon environment. Finds and implements corrective measures to resolve failing tests.
Collaborate Across Teams: Work closely with SoC architects, micro architects, full chip architects, RTL developers, post-silicon, and physical design teams to improve verification of complex architectural and microarchitectural features.
Enhance Future Verification Methodologies: Continuously improves existing functional verification infrastructure and methodologies.
Absorbs learnings: From post-silicon on the quality of validation done during pre-silicon development, updates test plan for missing coverages and proliferates to future products.
Lead and mentor others: inspire and guide junior engineers, fostering their growth and development. Your expertise will be instrumental in cultivating a collaborative and innovative environment where every team member thrives.
Qualifications:
You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
Bachelor's degree in electrical engineering, computer engineering, computer science, or in other relevant STEM related degree.
5 years of experience in ASIC/FPGA design verification
Experience in developing UVM and/or Formal based verification architectures and methodologies.
Experience with industry standard protocols such as AMBA AXI/AXI-S/CHI/APB and Low-speed communication protocols such as UART, SPI or I2C/I3C
Hands-on experience with simulators (Synopsys VCS, Cadence Xcelium, or equivalent).
Experience with coverage-driven verification, constrained-random testing and strong debugging skills.
Experience with scripting languages such as Python, TCL, and Shell scripting.
Preferred Qualifications:
Graduate/post-graduate degree in electrical engineering, computer engineering, computer science, or any STEM related degree with overall 8 yrs. of experience.
Skilled in various validation concepts and debug techniques relevant to ASIC/F ... (truncated, view full listing at source)
Apply Now
Direct link to company career page
AI Resume Fit Check
See exactly which skills you match and which are missing before you apply. Free, instant, no spam.
Check my resume fitFree · No credit card
More jobs at Intel
See all →AI Performance Library Architect
2 Locations · 28 March 2026
Director, Enterprise Transformation & Program Excellence (Individual Contributor)
US, California, Santa Clara · 28 March 2026
GPU Software Development Engineer
US, California, Folsom · 27 March 2026
Data Science and Analytics Undergraduate Intern
US, Oregon, Hillsboro · 27 March 2026